

# MCP3201

## 2.7V 12-Bit A/D Converter with SPI<sup>TM</sup> Serial Interface

#### **Features**

- · 12-bit resolution
- · ±1 LSB max DNL
- ±1 LSB max INL (MCP3201-B)
- ±2 LSB max INL (MCP3201-C)
- · On-chip sample and hold
- $SPI^{\mathsf{TM}}$  serial interface (modes 0,0 and 1,1)
- · Single supply operation: 2.7V 5.5V
- 100ksps max. sampling rate at V<sub>DD</sub> = 5V
- 50ksps max. sampling rate at V<sub>DD</sub> = 2.7V
- · Low power CMOS technology
- · 500 nA typical standby current, 2 µA max.
- 400 µA max. active current at 5V
- · Industrial temp range: -40°C to +85°C
- · 8-pin MSOP, PDIP, SOIC and TSSOP packages

#### **Applications**

- · Sensor Interface
- · Process Control
- Data Acquisition
- · Battery Operated Systems

#### Description

The Microchip Technology Inc. MCP3201 is a successive approximation 12-bit Analog-to-Digital (A/D) Converter with on-board sample and hold circuitry. The device provides a single pseudo-differential input. Differential Nonlinearity (DNL) is specified at ±1 LSB, and Integral Nonlinearity (INL) is offered in ±1 LSB (MCP3201-B) and ±2 LSB (MCP3201-C) versions. Communication with the device is done using a simple serial interface compatible with the SPI protocol. The device is capable of sample rates of up to 100 ksps at a clock rate of 1.6 MHz. The MCP3201 operates over a broad voltage range (2.7V - 5.5V). Low current design permits operation with typical standby and active currents of only 500 nA and 300 µA, respectively. The device is offered in 8-pin MSOP, PDIP, TSSOP and 150 mil SOIC packages.

#### **Package Types**



#### **Functional Block Diagram**



# 1.0 ELECTRICAL CHARACTERISTICS

#### 1.1 Maximum Ratings\*

| V <sub>DD</sub> 7.0V                                          |
|---------------------------------------------------------------|
| All inputs and outputs w.r.t. $V_{SS}$ 0.6V to $V_{DD}$ +0.6V |
| Storage temperature65°C to +150°C                             |
| Ambient temp. with power applied65°C to +125°C                |
| ESD protection on all pins (HBM)> 4 kV                        |

<sup>\*</sup>Notice: Stresses above those listed under "Maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

#### **PIN FUNCTION TABLE**

| Name             | Function                   |  |  |  |  |
|------------------|----------------------------|--|--|--|--|
| V <sub>DD</sub>  | +2.7V to 5.5V Power Supply |  |  |  |  |
| $V_{ss}$         | Ground                     |  |  |  |  |
| IN+              | Positive Analog Input      |  |  |  |  |
| IN-              | Negative Analog Input      |  |  |  |  |
| CLK              | Serial Clock               |  |  |  |  |
| D <sub>OUT</sub> | Serial Data Out            |  |  |  |  |
| CS/SHDN          | Chip Select/Shutdown Input |  |  |  |  |
| $V_{REF}$        | Reference Voltage Input    |  |  |  |  |

### **ELECTRICAL CHARACTERISTICS**

| Parameter                              | Sym                 | Min                  | Тур         | Max                   | Units           | Conditions                                                |
|----------------------------------------|---------------------|----------------------|-------------|-----------------------|-----------------|-----------------------------------------------------------|
| Conversion Rate:                       |                     |                      |             |                       |                 |                                                           |
| Conversion Time                        | t <sub>conv</sub>   | _                    | _           | 12                    | clock<br>cycles |                                                           |
| Analog Input Sample Time               | t <sub>SAMPLE</sub> |                      | 1.5         |                       | clock<br>cycles |                                                           |
| Throughput Rate                        | f <sub>SAMPLE</sub> | _                    | _           | 100<br>50             | ksps<br>ksps    | $V_{DD} = V_{REF} = 5V$<br>$V_{DD} = V_{REF} = 2.7V$      |
| DC Accuracy:                           |                     |                      | •           |                       |                 |                                                           |
| Resolution                             |                     |                      | 12          |                       | bits            |                                                           |
| Integral Nonlinearity                  | INL                 | =                    | ±0.75<br>±1 | ±1<br>±2              | LSB<br>LSB      | MCP3201-B<br>MCP3201-C                                    |
| Differential Nonlinearity              | DNL                 | _                    | ±0.5        | ±1                    | LSB             | No missing codes over temperature                         |
| Offset Error                           |                     |                      | ±1.25       | ±3                    | LSB             |                                                           |
| Gain Error                             |                     | _                    | ±1.25       | ±5                    | LSB             |                                                           |
| Dynamic Performance:                   |                     |                      |             |                       |                 |                                                           |
| Total Harmonic Distortion              | THD                 | _                    | -82         | _                     | dB              | V <sub>IN</sub> = 0.1V to 4.9V@1 kHz                      |
| Signal to Noise and Distortion (SINAD) | SINAD               | _                    | 72          | _                     | dB              | V <sub>IN</sub> = 0.1V to 4.9V@1 kHz                      |
| Spurious Free Dynamic Range            | SFDR                |                      | 86          | _                     | dB              | $V_{IN} = 0.1V \text{ to } 4.9V@1 \text{ kHz}$            |
| Reference Input:                       |                     |                      |             |                       |                 |                                                           |
| Voltage Range                          |                     | 0.25                 | _           | V <sub>DD</sub>       | V               | Note 2                                                    |
| Current Drain                          |                     | =                    | 100<br>.001 | 150<br>3              | μΑ<br>μΑ        | $\overline{\text{CS}} = \text{V}_{\text{DD}} = 5\text{V}$ |
| Analog Inputs:                         |                     |                      |             |                       |                 |                                                           |
| Input Voltage Range (IN+)              | IN+                 | IN-                  | _           | V <sub>REF</sub> +IN- | V               |                                                           |
| Input Voltage Range (IN-)              | IN-                 | V <sub>ss</sub> -100 |             | V <sub>ss</sub> +100  | mV              |                                                           |
| Leakage Current                        |                     | _                    | 0.001       | ±1                    | μA              |                                                           |
| Switch Resistance                      | R <sub>ss</sub>     | _                    | 1K          | _                     | W               | See Figure 4-1                                            |
| Sample Capacitor                       | C <sub>SAMPLE</sub> |                      | 20          |                       | pF              | See Figure 4-1                                            |

- Note 1: This parameter is established by characterization and not 100% tested.
  - 2: See graph that relates linearity performance to  $V_{\text{REF}}$  level.
  - 3: Because the sample cap will eventually lose charge, effective clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures. See Section 6.2 for more information.

### **ELECTRICAL CHARACTERISTICS (CONTINUED)**

| Parameter                               | Sym                                | Min                 | Тур        | Max                 | Units      | Conditions                                                                      |
|-----------------------------------------|------------------------------------|---------------------|------------|---------------------|------------|---------------------------------------------------------------------------------|
| Digital Input/Output:                   |                                    |                     | L          |                     | <b>L</b>   | 1000000                                                                         |
| Data Coding Format                      |                                    | Straight Binary     |            |                     |            |                                                                                 |
| High Level Input Voltage                | V <sub>IH</sub>                    | 0.7 V <sub>DD</sub> |            | _                   | V          |                                                                                 |
| Low Level Input Voltage                 | V <sub>IL</sub>                    | _                   |            | 0.3 V <sub>DD</sub> | V          |                                                                                 |
| High Level Output Voltage               | V <sub>oH</sub>                    | 4.1                 | _          | _                   | V          | I <sub>OH</sub> = -1 mA, V <sub>DD</sub> = 4.5V                                 |
| Low Level Output Voltage                | V <sub>OL</sub>                    | _                   | _          | 0.4                 | V          | I <sub>OL</sub> = 1 mA, V <sub>DD</sub> = 4.5V                                  |
| Input Leakage Current                   | l <sub>L1</sub>                    | -10                 |            | 10                  | μA         | V <sub>IN</sub> = V <sub>SS</sub> or V <sub>DD</sub>                            |
| Output Leakage Current                  | I <sub>LO</sub>                    | -10                 | _          | 10                  | μА         | V <sub>OUT</sub> = V <sub>SS</sub> or V <sub>DD</sub>                           |
| Pin Capacitance<br>(all inputs/outputs) | C <sub>IN</sub> , C <sub>OUT</sub> | _                   | _          | 10                  | pF         | V <sub>DD</sub> = 5.0V ( <b>Note 1</b> )<br>T <sub>AMB</sub> = 25 °C, f = 1 MHz |
| Timing Parameters:                      |                                    |                     | 5. S.M.    | -                   |            |                                                                                 |
| Clock Frequency                         | f <sub>CLK</sub>                   | =                   | _          | 1.6<br>0.8          | MHz<br>MHz | V <sub>DD</sub> = 5V (Note 3)<br>V <sub>DD</sub> = 2.7V (Note 3)                |
| Clock High Time                         | t <sub>HI</sub>                    | 312                 | -          | _                   | ns         |                                                                                 |
| Clock Low Time                          | t <sub>Lo</sub>                    | 312                 | -          | -                   | ns         |                                                                                 |
| CS Fall To First Rising CLK Edge        | t <sub>sucs</sub>                  | 100                 | _          | _                   | ns         |                                                                                 |
| CLK Fall To Output Data Valid           | t <sub>DO</sub>                    | _                   | _          | 200                 | ns         | See Test Circuits, Figure 1-2                                                   |
| CLK Fall To Output Enable               | t <sub>EN</sub>                    | -                   | _          | 200                 | ns         | See Test Circuits, Figure 1-2                                                   |
| CS Rise To Output Disable               | t <sub>ois</sub>                   | _                   | -          | 100                 | ns         | See Test Circuits, Figure 1-2 (Note 1)                                          |
| CS Disable Time                         | t <sub>csh</sub>                   | 625                 |            | _                   | ns         |                                                                                 |
| D <sub>out</sub> Rise Time              | t <sub>R</sub>                     | _                   | -          | 100                 | ns         | See Test Circuits, Figure 1-2<br>(Note 1)                                       |
| D <sub>ouт</sub> Fall Time              | t <sub>F</sub>                     | -                   | _          | 100                 | ns         | See Test Circuits, Figure 1-2 (Note 1)                                          |
| Power Requirements:                     |                                    |                     |            |                     |            |                                                                                 |
| Operating Voltage                       | V <sub>DD</sub>                    | 2.7                 | 1-12       | 5.5                 | ٧          |                                                                                 |
| Operating Current                       | I <sub>DD</sub>                    | =                   | 300<br>210 | 400<br>—            | μA<br>μA   | $V_{DD}$ = 5.0V, $D_{OUT}$ unloaded $V_{DD}$ = 2.7V, $D_{OUT}$ unloaded         |
| Standby Current                         | I <sub>DDS</sub>                   | _                   | 0.5        | 2                   | μA         | $\overline{\text{CS}} = \text{V}_{\text{DD}} = 5.0\text{V}$                     |
| Temperature Ranges:                     |                                    |                     |            |                     | -          |                                                                                 |
| Specified Temperature Range             | T <sub>A</sub>                     | -40                 | _          | +85                 | °C         |                                                                                 |
| Operating Temperature Range             | T <sub>A</sub>                     | -40                 | _          | +85                 | °C         |                                                                                 |
| Storage Temperature Range               | T <sub>A</sub>                     | -65                 | -          | +150                | °C         |                                                                                 |
| Thermal Package Resistance:             |                                    |                     |            |                     |            |                                                                                 |
| Thermal Resistance, 8L-PDIP             | q <sub>JA</sub>                    | _                   | 85         |                     | °C/W       |                                                                                 |
| Thermal Resistance, 8L-SOIC             | ALP                                |                     | 163        | _                   | °C/W       | 200                                                                             |
| Thermal Resistance, 8L-MSOP             | ALP                                | _                   | 206        | _                   | °C/W       |                                                                                 |
| Thermal Resistance, 8L-TSSOP            | q <sub>JA</sub>                    |                     | 124        | _                   | °C/W       |                                                                                 |

Note 1: This parameter is established by characterization and not 100% tested.

2: See graph that relates linearity performance to V<sub>REF</sub> level.

<sup>3:</sup> Because the sample cap will eventually lose charge, effective clock rates below 10 kHz can affect linearity performance, especially at elevated temperatures. See Section 6.2 for more information.



FIGURE 1-1: Serial Timing.



FIGURE 1-2: Test Circuits.